

# **Analog-to-digital converter**

#### In electronics, an analog-to-digital converter (ADC, A/D,

or **A-to-D**) is a system that converts an <u>analog signal</u>, such as a sound picked up by a <u>microphone</u> or light entering a <u>digital</u> <u>camera</u>, into a <u>digital signal</u>. An ADC may also provide an isolated measurement such as an <u>electronic device</u> that converts an analog input <u>voltage</u> or <u>current</u> to a digital number representing the magnitude of the voltage or current. Typically the digital output is a <u>two's complement</u> binary number that is proportional to the input, but there are other possibilities.

There are several ADC <u>architectures</u>. Due to the complexity and the need for precisely matched <u>components</u>, all but the most specialized ADCs are implemented as <u>integrated circuits</u> (ICs). These typically take the form of <u>metal-oxide-</u> <u>semiconductor</u> (MOS) <u>mixed-signal integrated circuit</u> chips that integrate both analog and digital circuits.

A <u>digital-to-analog converter</u> (DAC) performs the reverse function; it converts a digital signal into an analog signal.

# Explanation

An ADC converts a continuous-time and continuousamplitude <u>analog signal</u> to a <u>discrete-time</u> and <u>discrete-</u> amplitude <u>digital signal</u>. The conversion involves <u>quantization</u> of the input, so it necessarily introduces a small amount of <u>quantization error</u>. Furthermore, instead of continuously performing the conversion, an ADC does the conversion periodically, <u>sampling</u> the input, and limiting the allowable bandwidth of the input signal.

The performance of an ADC is primarily characterized by its bandwidth and signal-to-noise ratio (SNR). The bandwidth of an ADC is characterized primarily by its sampling rate. The SNR of an ADC is influenced by many factors, including the resolution, linearity and accuracy (how well the quantization levels match the true analog signal), aliasing and jitter. The



4-channel stereo multiplexed analog-todigital converter WM8775SEDS made by Wolfson Microelectronics placed on an X-Fi Fatal1ty Pro sound card



AD570 8-bit successive-approximation analog-to-digital converter



AD570/AD571 silicon die

SNR of an ADC is often summarized in terms of its effective number of bits (ENOB), the number of

bits of each measure it returns that are on average not <u>noise</u>. An ideal ADC has an ENOB equal to its resolution. ADCs are chosen to match the bandwidth and required SNR of the signal to be digitized. If an ADC operates at a sampling rate greater than twice the bandwidth of the signal, then per the <u>Nyquist–Shannon sampling theorem</u>, near-perfect reconstruction is possible. The presence of quantization error limits the SNR of even an ideal ADC. However, if the SNR of the ADC exceeds that of the input signal, then the effects of quantization error may be neglected, resulting in an essentially perfect digital representation of the <u>bandlimited</u> analog input signal.

#### Resolution

The resolution of the converter indicates the number of different, i.e. discrete, values it can produce over the allowed range of analog input values. Thus a particular resolution determines the magnitude of the quantization error and therefore determines the maximum possible <u>signal-to-noise</u> ratio for an ideal ADC without the use of <u>oversampling</u>. The input samples are usually stored electronically in <u>binary</u> form within the ADC, so the resolution is usually expressed as the <u>audio bit depth</u>. In consequence, the number of discrete values available is usually a power of two. For example, an ADC with a resolution of 8 bits can encode an analog input to one in 256 different levels ( $2^8 = 256$ ). The values can represent the ranges from 0 to 255 (i.e. as unsigned integers) or from -128 to 127 (i.e. as signed integer), depending on the application.

Resolution can also be defined electrically, and expressed in volts. The change in voltage required to guarantee a change in the output code level is called the least significant bit (LSB) voltage. The resolution Q of the ADC is equal to the LSB voltage. The voltage resolution of an ADC is equal to its overall voltage measurement range divided by the number of intervals:

$$R=rac{E_{
m FSR}}{2^M-1},$$

where *M* is the ADC's resolution in bits and  $E_{\text{FSR}}$  is the full-scale voltage range (also called 'span').  $E_{\text{FSR}}$  is given by



INTERSIL ICL7107. 3.5 digit (i.e. conversion from analog to a numeric range of 0 to 1999 vs. 3 digit range of 0 to 999, typically used in meters, counters, etc.) single-chip A/D converter



ICL7107 silicon die



Fig. 1. An 8-level ADC coding scheme

 $E_{
m FSR} = V_{
m RefHi} - V_{
m RefLow},$ 

where  $V_{\text{RefHi}}$  and  $V_{\text{RefLow}}$  are the upper and lower extremes, respectively, of the voltages that can be coded.

Normally, the number of voltage intervals is given by

$$N = 2^M - 1,$$

where *M* is the ADC's resolution in bits.<sup>[1]</sup>

That is, one voltage interval is assigned in between two consecutive code levels.

Example:

- Coding scheme as in figure 1
- Full scale measurement range = 0 to 1 volt
- ADC resolution is 3 bits: 2<sup>3</sup> = 8 quantization levels (codes)
- ADC voltage resolution,  $Q = 1 V / (2^3 1) = 0.143 V$  (intervals)

In many cases, the useful resolution of a converter is limited by the signal-to-noise ratio (SNR) and other errors in the overall system expressed as an ENOB.

#### Quantization error

Quantization error is introduced by the quantization inherent in an ideal ADC. It is a rounding error between the analog input voltage to the ADC and the output digitized value. The error is nonlinear and signal-dependent. In an ideal ADC, where the quantization error is uniformly distributed between  $-\frac{1}{2}$  LSB and  $+\frac{1}{2}$  LSB, and the signal has a uniform distribution covering all quantization levels, the signalto-quantization-noise ratio (SQNR) is given by

 $\mathrm{SQNR} = 20 \log_{10}(2^Q) pprox 6.02 \cdot Q \ \mathrm{dB}^{[2]}$ 

96.3 dB below the maximum level.

where Q is the number of quantization bits. For example, for a 16-bit ADC, the quantization error is



Comparison of quantizing a sinusoid to 64 levels (6 bits) and 256 levels (8 bits). The additive noise created by 6-bit quantization is 12 dB greater than the noise created by 8-bit quantization. When the spectral distribution is flat, as in this example, the 12 dB difference manifests as a measurable difference in the noise floors.

Quantization error is distributed from DC to the Nyquist frequency. Consequently, if part of the ADC's bandwidth is not used, as is the case with oversampling, some of the quantization error will occur outof-band, effectively improving the SQNR for the bandwidth in use. In an oversampled system, noise shaping can be used to further increase SQNR by forcing more quantization error out of band.

#### Dither

In ADCs, performance can usually be improved using dither. This is a very small amount of random noise (e.g. white noise), which is added to the input before conversion. Its effect is to randomize the state of the LSB based on the signal. Rather than the signal simply getting cut off altogether at low

levels, it extends the effective range of signals that the ADC can convert, at the expense of a slight increase in noise. Dither can only increase the resolution of a sampler. It cannot improve the linearity, and thus accuracy does not necessarily improve.

Quantization distortion in an audio signal of very low level with respect to the bit depth of the ADC is correlated with the signal and sounds distorted and unpleasant. With dithering, the distortion is transformed into noise. The undistorted signal may be recovered accurately by averaging over time. Dithering is also used in integrating systems such as <u>electricity meters</u>. Since the values are added together, the dithering produces results that are more exact than the LSB of the analog-to-digital converter.

Dither is often applied when quantizing photographic images to a fewer number of bits per pixel—the image becomes noisier but to the eye looks far more realistic than the quantized image, which otherwise becomes <u>banded</u>. This analogous process may help to visualize the effect of dither on an analog audio signal that is converted to digital.



Analog to digital conversion as shown with fig. 1 and fig. 2.

#### Accuracy

An ADC has several sources of errors. <u>Quantization</u> error and (assuming the ADC is intended to be linear) non-<u>linearity</u> are intrinsic to any analog-to-digital conversion. These errors are measured in a unit called the <u>least significant bit</u> (LSB). In the above example of an eight-bit ADC, an error of one LSB is  $\frac{1}{256}$  of the full signal range, or about 0.4%.

#### Nonlinearity

All ADCs suffer from nonlinearity errors caused by their physical imperfections, causing their output to deviate from a linear function (or some other function, in the case of a deliberately nonlinear ADC) of their input. These errors can sometimes be mitigated by <u>calibration</u>, or prevented by testing. Important parameters for linearity are <u>integral nonlinearity</u> and <u>differential nonlinearity</u>. These nonlinearities introduce distortion that can reduce the <u>signal-to-noise ratio</u> performance of the ADC and thus reduce its effective resolution.

#### **Jitter**

When digitizing a sine wave  $x(t) = A \sin(2\pi f_0 t)$ , the use of a non-ideal sampling clock will result in some uncertainty in when samples are recorded. Provided that the actual sampling time uncertainty due to clock jitter is  $\Delta t$ , the error caused by this phenomenon can be estimated as  $E_{ap} \leq |x'(t)\Delta t| \leq 2A\pi f_0 \Delta t$ . This will result in additional recorded noise that will reduce the effective number of bits (ENOB) below that predicted by quantization error alone. The error is zero for

DC, small at low frequencies, but significant with signals of high amplitude and high frequency. The effect of jitter on performance can be compared to quantization error:  $\Delta t < \frac{1}{2^q \pi f_0}$ , where q is the number of ADC bits.

| Output<br>size<br>(bits) | Signal Frequency |         |         |                        |                      |                      |                      |
|--------------------------|------------------|---------|---------|------------------------|----------------------|----------------------|----------------------|
|                          | 1 Hz             | 1 kHz   | 10 kHz  | 1 MHz                  | 10 MHz               | 100 MHz              | 1 GHz                |
| 8                        | 1,243 µs         | 1.24 µs | 124 ns  | 1.24 ns                | 124 ps               | 12.4 ps              | 1.24 ps              |
| 10                       | 311 µs           | 311 ns  | 31.1 ns | 311 ps                 | 31.1 ps              | 3.11 ps              | 0.31 ps              |
| 12                       | 77.7 µs          | 77.7 ns | 7.77 ns | 77.7 ps                | 7.77 ps              | 0.78 ps              | 0.08 ps<br>(77.7 fs) |
| 14                       | 19.4 µs          | 19.4 ns | 1.94 ns | 19.4 ps                | 1.94 ps              | 0.19 ps              | 0.02 ps<br>(19.4 fs) |
| 16                       | 4.86 µs          | 4.86 ns | 486 ps  | 4.86 ps                | 0.49 ps              | 0.05 ps<br>(48.5 fs) | _                    |
| 18                       | 1.21 µs          | 1.21 ns | 121 ps  | 1.21 ps                | 0.12 ps              | -                    | -                    |
| 20                       | 304 ns           | 304 ps  | 30.4 ps | 0.30 ps<br>(303.56 fs) | 0.03 ps<br>(30.3 fs) | _                    | _                    |
| 24                       | 18.9 ns          | 18.9 ps | 1.89 ps | 0.019 ps (18.9 fs)     | -                    | _                    | -                    |

Clock jitter is caused by <u>phase noise</u>.<sup>[3][4]</sup> The resolution of ADCs with a <u>digitization</u> bandwidth between 1 MHz and 1 GHz is limited by jitter.<sup>[5]</sup> For lower bandwidth conversions such as when sampling audio signals at 44.1 kHz, clock jitter has a less significant impact on performance.<sup>[6]</sup>

# Sampling rate

An analog signal is <u>continuous</u> in <u>time</u> and it is necessary to convert this to a flow of digital values. It is therefore required to define the rate at which new digital values are sampled from the analog signal. The rate of new values is called the *sampling rate* or <u>sampling frequency</u> of the converter. A continuously varying bandlimited signal can be <u>sampled</u> and then the original signal can be reproduced from the discrete-time values by a <u>reconstruction filter</u>. The Nyquist–Shannon sampling theorem implies that a faithful reproduction of the original signal is only possible if the sampling rate is higher than twice the highest frequency of the signal.

Since a practical ADC cannot make an instantaneous conversion, the input value must necessarily be held constant during the time that the converter performs a conversion (called the *conversion time*). An input circuit called a <u>sample and hold</u> performs this task—in most cases by using a <u>capacitor</u> to store the analog voltage at the input, and using an electronic switch or gate to disconnect the capacitor from the input. Many ADC integrated circuits include the sample and hold subsystem internally.

#### Aliasing

An ADC works by sampling the value of the input at discrete intervals in time. Provided that the input is sampled above the <u>Nyquist rate</u>, defined as twice the highest frequency of interest, then all frequencies in the signal can be reconstructed. If frequencies above half the Nyquist rate are sampled,

they are incorrectly detected as lower frequencies, a process referred to as aliasing. Aliasing occurs because instantaneously sampling a function at two or fewer times per cycle results in missed cycles, and therefore the appearance of an incorrectly lower frequency. For example, a 2 kHz sine wave being sampled at 1.5 kHz would be reconstructed as a 500 Hz sine wave.

To avoid aliasing, the input to an ADC must be <u>low-pass filtered</u> to remove frequencies above half the sampling rate. This filter is called an <u>anti-aliasing filter</u>, and is essential for a practical ADC system that is applied to analog signals with higher frequency content. In applications where protection against aliasing is essential, oversampling may be used to greatly reduce or even eliminate it.

Although aliasing in most systems is unwanted, it can be exploited to provide simultaneous downmixing of a band-limited high-frequency signal (see <u>undersampling</u> and <u>frequency mixer</u>). The alias is effectively the lower heterodyne of the signal frequency and sampling frequency.<sup>[7]</sup>

#### Oversampling

For economy, signals are often sampled at the minimum rate required with the result that the quantization error introduced is <u>white noise</u> spread over the whole <u>passband</u> of the converter. If a signal is sampled at a rate much higher than the <u>Nyquist rate</u> and then <u>digitally filtered</u> to limit it to the signal bandwidth produces the following advantages:

- Oversampling can make it easier to realize analog anti-aliasing filters
- Improved audio bit depth
- Reduced noise, especially when noise shaping is employed in addition to oversampling.

Oversampling is typically used in audio frequency ADCs where the required sampling rate (typically 44.1 or 48 kHz) is very low compared to the clock speed of typical transistor circuits (>1 MHz). In this case, the performance of the ADC can be greatly increased at little or no cost. Furthermore, as any aliased signals are also typically out of band, aliasing can often be eliminated using very low cost filters.

### **Relative speed and precision**

The speed of an ADC varies by type. The <u>Wilkinson ADC</u> is limited by the clock rate which is processable by current digital circuits. For a <u>successive-approximation ADC</u>, the conversion time scales with the logarithm of the resolution, i.e. the number of bits. <u>Flash ADCs</u> are certainly the fastest type of the three; The conversion is basically performed in a single parallel step.

There is a potential tradeoff between speed and precision. Flash ADCs have drifts and uncertainties associated with the comparator levels results in poor linearity. To a lesser extent, poor linearity can also be an issue for successive-approximation ADCs. Here, nonlinearity arises from accumulating errors from the subtraction processes. Wilkinson ADCs have the best linearity of the three. [8][9]

# Sliding scale principle

The sliding scale or randomizing method can be employed to greatly improve the linearity of any type of ADC, but especially flash and successive approximation types. For any ADC the mapping from input voltage to digital output value is not exactly a <u>floor</u> or <u>ceiling function</u> as it should be. Under

normal conditions, a pulse of a particular amplitude is always converted to the same digital value. The problem lies in that the ranges of analog values for the digitized values are not all of the same widths, and the <u>differential linearity</u> decreases proportionally with the divergence from the average width. The sliding scale principle uses an averaging effect to overcome this phenomenon. A random, but known analog voltage is added to the sampled input voltage. It is then converted to digital form, and the equivalent digital amount is subtracted, thus restoring it to its original value. The advantage is that the conversion has taken place at a random point. The statistical distribution of the final levels is decided by a weighted average over a region of the range of the ADC. This in turn desensitizes it to the width of any specific level.<sup>[10][11]</sup>

# Types

These are several common ways of implementing an electronic ADC.

### **RC** charge time

Resistor-capacitor (RC) circuits have a known voltage charging and discharging curve that can be used to solve for an unknown analog value.

#### Wilkinson

The **Wilkinson ADC** was designed by <u>Denys Wilkinson</u> in 1950. The Wilkinson ADC is based on the comparison of an input voltage with that produced by a charging capacitor. The capacitor is allowed to charge until a comparator determines it matches the input voltage. Then, the capacitor is discharged linearly by using a constant <u>current source</u>. The time required to discharge the capacitor is proportional to the amplitude of the input voltage. While the capacitor is discharging, pulses from a high-frequency oscillator clock are counted by a register. The number of clock pulses recorded in the register is also proportional to the input voltage.

#### Measuring analog resistance or capacitance

If the analog value to measure is represented by a resistance or capacitance, then by including that element in an <u>RC circuit</u> (with other resistances or capacitances fixed) and measuring the time to charge the capacitance from a known starting voltage to another known ending voltage through the resistance from a known voltage supply, the value of the unknown resistance or capacitance can be determined using the capacitor charging equation:

$$V_{ ext{capacitor}}(t) = V_{ ext{supply}}\left(1-e^{-rac{t}{RC}}
ight)$$

and solving for the unknown resistance or capacitance using those starting and ending datapoints. This is similar but contrasts to the Wilkinson ADC which measures an unknown voltage with a known resistance and capacitance, by instead measuring an unknown resistance or capacitance with a known voltage.

For example, the positive (and/or negative) pulse width from a <u>555 Timer IC in monostable or astable</u> mode represents the time it takes to charge (and/or discharge) its capacitor from  $\frac{1}{3} V_{\text{supply}}$  to  $\frac{2}{3} V_{\text{supply}}$ . By sending this pulse into a microcontroller with an accurate clock, the duration of the pulse can be measured and converted using the capacitor charging equation to produce the value of the unknown resistance or capacitance.

Larger resistances and capacitances will take a longer time to measure than smaller one. And the accuracy is limited by the accuracy of the microcontroller clock and the amount of time available to measure the value, which potentially might even change during measurement or be affected by external parasitics.

### **Direct-conversion**

A direct-conversion or flash ADC has a bank of <u>comparators</u> sampling the input signal in parallel, each firing for a specific voltage range. The comparator bank feeds a <u>digital encoder</u> <u>logic circuit</u> that generates a binary number on the output lines for each voltage range.

ADCs of this type have a large <u>die</u> size and high power dissipation. They are often used for <u>video</u>, <u>wideband communications</u>, or other fast signals in <u>optical and magnetic storage</u>.

The circuit consists of a resistive divider network, a set of op-amp comparators and a priority encoder. A small amount of hysteresis is built into the comparator to resolve any problems at voltage boundaries. At each node of the resistive divider, a comparison voltage is available. The purpose of the circuit is to compare the analog input voltage with each of the node voltages.

The circuit has the advantage of high speed as the conversion takes place simultaneously rather than sequentially. Typical conversion time is 100 ns or less. Conversion time is limited only by the speed of the comparator and of the priority encoder. This type of ADC has the disadvantage that the number of comparators required almost doubles for each added bit. Also, the larger the value of n, the more complex is the priority encoder.

### Successive approximation

A <u>successive-approximation ADC</u> uses a comparator and a <u>binary search</u> to successively narrow a range that contains the input voltage. At each successive step, the converter compares the input voltage to the output of an internal <u>digital-to-analog converter</u> (DAC) which initially represents the midpoint of the allowed input voltage range. At each step in this process, the approximation is stored in a successive approximation register (SAR) and the output of the digital-to-analog converter is updated for a comparison over a narrower range.

# Ramp-compare

A ramp-compare ADC produces a <u>saw-tooth signal</u> that ramps up or down then quickly returns to zero.<sup>[14]</sup> When the ramp starts, a timer starts counting. When the ramp voltage matches the input, a comparator fires, and the timer's value is recorded. Timed ramp converters can be implemented economically,<sup>[a]</sup> however, the ramp time may be sensitive to temperature because the circuit generating the ramp is often a simple analog <u>integrator</u>. A more accurate converter uses a clocked

counter driving a DAC. A special advantage of the ramp-compare system is that converting a second signal just requires another comparator and another register to store the timer value. To reduce sensitivity to input changes during conversion, a <u>sample and hold</u> can charge a capacitor with the instantaneous input voltage and the converter can time the time required to discharge with a <u>constant</u> current.

### Integrating

An **integrating ADC** (also **dual-slope** or **multi-slope** ADC) applies the unknown input voltage to the input of an <u>integrator</u> and allows the voltage to ramp for a fixed time period (the run-up period). Then a known reference voltage of opposite polarity is applied to the integrator and is allowed to ramp until the integrator output returns to zero (the run-down period). The input voltage is computed as a function of the reference voltage, the constant run-up time period, and the measured run-down time period. The run-down time measurement is usually made in units of the converter's clock, so longer integration times allow for higher resolutions. Likewise, the speed of the converter can be improved by sacrificing resolution. Converters of this type (or variations on the concept) are used in most <u>digital</u> voltmeters for their linearity and flexibility.

#### Charge balancing ADC

The principle of charge balancing ADC is to first convert the input signal to a frequency using a <u>voltage-to-frequency converter</u>. This frequency is then measured by a counter and converted to an output code proportional to the analog input. The main advantage of these converters is that it is possible to transmit frequency even in a noisy environment or in isolated form. However, the limitation of this circuit is that the output of the voltage-to-frequency converter depends upon an RC product whose value cannot be accurately maintained over temperature and time.

#### Dual-slope ADC

The analog part of the circuit consists of a high input impedance buffer, precision integrator and a voltage comparator. The converter first integrates the analog input signal for a fixed duration and then it integrates an internal reference voltage of opposite polarity until the integrator output is zero. The main disadvantage of this circuit is the long duration time. They are particularly suitable for accurate measurement of slowly varying signals such as thermocouples and weighing scales.

#### **Delta-encoded**

A *delta-encoded* or *counter-ramp* ADC has an up-down <u>counter</u> that feeds a DAC. The input signal and the DAC both go to a comparator. The comparator controls the counter. The circuit uses negative <u>feedback</u> from the comparator to adjust the counter until the DAC's output matches the input signal and number is read from the counter. Delta converters have very wide ranges and high resolution, but the conversion time is dependent on the input signal behavior, though it will always have a guaranteed worst-case. Delta converters are often very good choices to read real-world signals as most signals from physical systems do not change abruptly. Some converters combine the delta and successive approximation approaches; this works especially well when high frequency components of the input signal are known to be small in magnitude.

#### Pipelined

A *pipelined ADC* (also called *subranging quantizer*) uses two or more conversion steps. First, a coarse conversion is done. In a second step, the difference to the input signal is determined with a DAC. This difference is then converted more precisely, and the results are combined in the last step. This can be considered a refinement of the successive-approximation ADC wherein the feedback reference signal consists of the interim conversion of a whole range of bits (for example, four bits) rather than just the next-most-significant bit. By combining the merits of the successive approximation and flash ADCs this type is fast, has a high resolution, and can be implemented efficiently.

### Delta-sigma

A **delta-sigma ADC** (also known as a **sigma-delta ADC**) is based on a <u>negative feedback</u> loop with an analog filter and low resolution (often 1 bit) but high <u>sampling rate</u> ADC and DAC. The feedback loop continuously corrects accumulated quantization errors and performs <u>noise shaping</u>: quantization noise is reduced in the low frequencies of interest, but is increased in higher frequencies. Those higher frequencies may then be removed by a <u>downsampling digital filter</u>, which also converts the data stream from that high sampling rate with low bit depth to a lower rate with higher bit depth.

### **Time-interleaved**

A <u>time-interleaved ADC</u> uses M parallel ADCs where each ADC samples data every M:th cycle of the effective sample clock. The result is that the sample rate is increased M times compared to what each individual ADC can manage. In practice, the individual differences between the M ADCs degrade the overall performance reducing the <u>spurious-free dynamic range</u> (SFDR).<sup>[16]</sup> However, techniques exist to correct for these time-interleaving mismatch errors.<sup>[17]</sup>

### Intermediate FM stage

An ADC with an intermediate FM stage first uses a <u>voltage-to-frequency converter</u> to produce an oscillating signal with a frequency proportional to the voltage of the input signal, and then uses a <u>frequency counter</u> to convert that frequency into a digital count proportional to the desired signal voltage. Longer integration times allow for higher resolutions. Likewise, the speed of the converter can be improved by sacrificing resolution. The two parts of the ADC may be widely separated, with the frequency signal passed through an <u>opto-isolator</u> or transmitted wirelessly. Some such ADCs use sine wave or square wave <u>frequency modulation</u>; others use <u>pulse-frequency modulation</u>. Such ADCs were once the most popular way to show a digital display of the status of a remote analog sensor. [18][19][20][21][22]

### **Time-stretch**

A <u>time-stretch analog-to-digital converter</u> (TS-ADC) digitizes a very wide bandwidth analog signal, that cannot be digitized by a conventional electronic ADC, by time-stretching the signal prior to digitization. It commonly uses a <u>photonic preprocessor</u> to time-stretch the signal, which effectively slows the signal down in time and compresses its bandwidth. As a result, an electronic ADC, that would have been too slow to capture the original signal, can now capture this slowed-down signal. For continuous capture of the signal, the front end also divides the signal into multiple segments in

addition to time-stretching. Each segment is individually digitized by a separate electronic ADC. Finally, a <u>digital signal processor</u> rearranges the samples and removes any distortions added by the preprocessor to yield the binary data that is the digital representation of the original analog signal.

### Measuring physical values other than voltage

Although the term ADC is usually associated with measurement of an analog voltage, some partiallyelectronic devices that convert some measurable physical analog quantity into a digital number can also be considered ADCs, for instance:

- <u>Rotary encoders</u> convert from an analog physical quantity that mechanically produces an amount of <u>rotation</u> into a stream of digital <u>Gray code</u> that a <u>microcontroller</u> can digitally interpret to derive the direction of rotation, angular position, and rotational speed.<sup>[23]</sup>
- <u>Capacitive sensing</u> converts from the analog physical quantity of a <u>capacitance</u>. That capacitance could be a <u>proxy</u> for some other physical quantity, such as the distance some metal object is from a metal sensing plate, or the amount of water in a tank, or the <u>permittivity</u> of a <u>dielectric</u> material.
  - Capacitive-to-digital (CDC) converters determine capacitance by applying a known excitation to a plate of a capacitor and measuring its charge.<sup>[24]</sup>
- <u>Digital calipers</u> convert from the analog physical quantity of an amount of displacement between two sliding rulers.
- Inductive-to-digital converters measure a change of <u>inductance</u> by a conductive target moving in an inductor's AC magnetic field.<sup>[25]</sup>
- <u>Time-to-digital converters</u> recognize events and provide a digital representation of the analog <u>time</u> they occurred.
  - <u>Time of flight measurements for instance can convert from some analog quantity that affects a propagation delay for an event.</u>
- Sensors in general that don't directly produce a voltage may indirectly produce a voltage or through other ways be converted into a digital value.
  - Resistive output (e.g. from a potentiometer or a force-sensing resistor) can be made into a voltage by sending a known current through it, or can be made into a <u>RC charging time</u> measurement, to produce a digital result.

# Commercial

In many cases, the most expensive part of an integrated circuit is the pins, because they make the package larger, and each pin has to be connected to the integrated circuit's silicon. To save pins, it is common for ADCs to send their data one bit at a time over a <u>serial interface</u> to the computer, with each bit coming out when a <u>clock signal</u> changes state. This saves quite a few pins on the ADC package, and in many cases, does not make the overall design any more complex.

Commercial ADCs often have several inputs that feed the same converter, usually through an analog <u>multiplexer</u>. Different models of ADC may include <u>sample and hold</u> circuits, instrumentation <u>amplifiers</u> or <u>differential</u> inputs, where the quantity measured is the difference between two inputs.

# Applications

# **Music recording**

Analog-to-digital converters are integral to modern music reproduction technology and <u>digital audio</u> <u>workstation</u>-based <u>sound recording</u>. Music may be produced on computers using an analog recording and therefore analog-to-digital converters are needed to create the <u>pulse-code modulation</u> (PCM) data streams that go onto <u>compact discs</u> and digital music files. The current crop of analog-to-digital converters utilized in music can sample at rates up to 192 <u>kilohertz</u>. Many recording studios record in 24-bit 96 kHz pulse-code modulation (PCM) format and then <u>downsample</u> and dither the signal for <u>Compact Disc Digital Audio</u> production (44.1 kHz) or to 48 kHz for radio and television broadcast applications.

### **Digital signal processing**

ADCs are required in <u>digital signal processing</u> systems that process, store, or transport virtually any analog signal in digital form. <u>TV tuner cards</u>, for example, use fast video analog-to-digital converters. Slow on-chip 8-, 10-, 12-, or 16-bit analog-to-digital converters are common in <u>microcontrollers</u>. <u>Digital storage oscilloscopes</u> need very fast analog-to-digital converters, also crucial for <u>software-defined radio</u> and their new applications.

# **Scientific instruments**

Digital imaging systems commonly use analog-to-digital converters for digitizing pixels. Some radar systems use analog-to-digital converters to convert signal strength to digital values for subsequent signal processing. Many other in situ and remote sensing systems commonly use analogous technology.

Many <u>sensors</u> in scientific instruments produce an analog signal; <u>temperature</u>, <u>pressure</u>, <u>pH</u>, <u>light</u> <u>intensity</u> etc. All these signals can be amplified and fed to an ADC to produce a digital representation.

# Displays

<u>Flat-panel displays</u> are inherently digital and need an ADC to process an analog signal such as composite or VGA.

# **Electrical symbol**



# Testing

Testing an analog-to-digital converter requires an analog input source and <u>hardware</u> to send control signals and capture digital data output. Some ADCs also require an accurate source of reference signal.

The key parameters to test an ADC are:

- 1. DC offset error
- 2. DC gain error
- 3. <u>signal-to-noise ratio</u> (SNR)
- 4. Total harmonic distortion (THD)
- 5. Integral nonlinearity (INL)
- 6. Differential nonlinearity (DNL)
- 7. Spurious free dynamic range
- 8. Power dissipation

# See also

- Adaptive predictive coding, a type of ADC in which the value of the signal is predicted by a linear function
- Audio codec
- Beta encoder
- Integral linearity
- Modem

# Notes

a. A very simple (nonlinear) ramp converter can be implemented with a microcontroller and one resistor and capacitor.<sup>[15]</sup>

# References

 "Principles of Data Acquisition and Conversion" (http://www.ti.com/lit/an/sbaa051a/sbaa051a.pdf) (PDF). Texas Instruments. April 2015. <u>Archived (https://ghostarchive.org/archive/20221009/http://www.ti.com/lit/an/sbaa051a/sbaa051a.pdf)</u> (PDF) from the original on October 9, 2022. Retrieved October 18, 2016.

- 2. Lathi, B.P. (1998). *Modern Digital and Analog Communication Systems* (3rd ed.). Oxford University Press.
- 3. "Maxim App 800: Design a Low-Jitter Clock for High-Speed Data Converters" (http://www.maxim-i c.com/appnotes.cfm/an\_pk/800/), maxim-ic.com, July 17, 2002
- 4. "Jitter effects on Analog to Digital and Digital to Analog Converters" (http://www.thewelltemperedcomputer.com/Lib/Troisi.pdf) (PDF). Retrieved August 19, 2012.
- Löhning, Michael; Fettweis, Gerhard (2007). "The effects of aperture jitter and clock jitter in wideband ADCs". *Computer Standards & Interfaces Archive*. **29** (1): 11–18. <u>CiteSeerX 10.1.1.3.9217 (https://citeseerx.ist.psu.edu/viewdoc/summary?doi=10.1.1.3.9217).</u> doi:10.1016/j.csi.2005.12.005 (https://doi.org/10.1016%2Fj.csi.2005.12.005).
- 6. Redmayne, Derek; Steer, Alison (December 8, 2008), <u>"Understanding the effect of clock jitter on high-speed ADCs" (http://www.eetimes.com/design/automotive-design/4010074/Understanding-th e-effect-of-clock-jitter-on-high-speed-ADCs-Part-1-of-2-), *eetimes.com*</u>
- "RF-Sampling and GSPS ADCs Breakthrough ADCs Revolutionize Radio Architectures" (http://w ww.ti.com/lit/sg/snwt001/snwt001.pdf) (PDF). Texas Instruments. Archived (https://ghostarchive.or g/archive/20221009/http://www.ti.com/lit/sg/snwt001/snwt001.pdf) (PDF) from the original on October 9, 2022. Retrieved November 4, 2013.
- 8. Knoll (1989, pp. 664-665)
- 9. Nicholson (1974, pp. 313-315)
- 10. Knoll (1989, pp. 665–666)
- 11. Nicholson (1974, pp. 315–316)
- 12. Knoll (1989, pp. 663-664)
- 13. <u>Nicholson (1974</u>, pp. 309–310)
- 14. Couch 2001 Digital and analog communication systems Prentice Hall New Jersey, USA
- 15. "Atmel Application Note AVR400: Low Cost A/D Converter" (http://www.atmel.com/dyn/resources/p rod\_documents/doc0942.pdf) (PDF). *atmel.com*. Archived (https://ghostarchive.org/archive/20221 009/http://www.atmel.com/dyn/resources/prod\_documents/doc0942.pdf) (PDF) from the original on October 9, 2022.
- 16. Vogel, Christian (2005). "The Impact of Combined Channel Mismatch Effects in Time-interleaved ADCs". IEEE Transactions on Instrumentation and Measurement. 55 (1): 415–427. Bibcode:2005ITIM...54..415V (https://ui.adsabs.harvard.edu/abs/2005ITIM...54..415V). CiteSeerX 10.1.1.212.7539 (https://citeseerx.ist.psu.edu/viewdoc/summary?doi=10.1.1.212.7539). doi:10.1109/TIM.2004.834046 (https://doi.org/10.1109%2FTIM.2004.834046). S2CID 15038020 (https://api.semanticscholar.org/CorpusID:15038020).
- 17. Gabriele Manganaro; David H. Robertson (July 2015), *Interleaving ADCs: Unraveling the Mysteries* (https://www.analog.com/en/analog-dialogue/articles/interleaving-adcs.html), Analog Devices, retrieved October 7, 2021
- Analog Devices MT-028 Tutorial: "Voltage-to-Frequency Converters" (http://www.analog.com/stati c/imported-files/tutorials/MT-028.pdf) by Walt Kester and James Bryant 2009, apparently adapted from Kester, Walter Allan (2005) *Data conversion handbook* (https://books.google.com/books?id=0 aeBS6SgtR4C&pg=RA2-PA274), Newnes, p. 274, <u>ISBN</u> 0750678410.
- 19. Microchip AN795 "Voltage to Frequency / Frequency to Voltage Converter" (http://ww1.microchip.c om/downloads/en/AppNotes/00795a.pdf) p. 4: "13-bit A/D converter"
- 20. Carr, Joseph J. (1996) *Elements of electronic instrumentation and measurement* (https://books.go ogle.com/books?id=1yBTAAAMAAJ), Prentice Hall, p. 402, ISBN 0133416860.
- 21. "Voltage-to-Frequency Analog-to-Digital Converters" (http://www.globalspec.com/reference/3127/V oltage-to-Frequency-Analog-to-Digital-Converters). globalspec.com
- 22. Pease, Robert A. (1991) *Troubleshooting Analog Circuits* (https://books.google.com/books?id=3kY 4-HYLqh0C&pg=PA130), Newnes, p. 130, ISBN 0750694998.

- 23. Group, SAE Media (October 1, 2019). "How to Use Rotary Encoders to Quickly Convert Mechanical Rotation into Digital Signals" (https://www.techbriefs.com/component/content/article/t b/supplements/md/features/articles/35291). www.techbriefs.com. Retrieved October 9, 2023.
- 24. Jia, Ning (May 1, 2012). "ADI Capacitance-to-Digital Converter Technology in Healthcare Applications" (https://www.analog.com/en/analog-dialogue/articles/capacitance-to-digital-converter -technology-healthcare.html). <u>Analog Dialogue</u>. Archived (https://web.archive.org/web/202307071 11410/https://www.analog.com/en/analog-dialogue/articles/capacitance-to-digital-converter-techno logy-healthcare.html) from the original on July 7, 2023. Retrieved October 9, 2023.
- 25. Kasemsadeh, Ben (July 31, 2015). "How To Sense Lateral Movement Using An Inductance-to-Digital Converter" (https://www.fierceelectronics.com/components/how-to-sense-lateral-movement -using-inductance-to-digital-converter). Fierce Electronics. Archived (https://web.archive.org/web/2 0231009202429/https://www.fierceelectronics.com/components/how-to-sense-lateral-movement-u sing-inductance-to-digital-converter) from the original on October 9, 2023. Retrieved October 9, 2023.
  - Knoll, Glenn F. (1989). Radiation Detection and Measurement (2nd ed.). New York: John Wiley & Sons. ISBN 978-0471815044.
  - Nicholson, P. W. (1974). Nuclear Electronics. New York: John Wiley & Sons. pp. 315–316. ISBN 978-0471636977.

# **Further reading**

- Allen, Phillip E.; Holberg, Douglas R. (2002). CMOS Analog Circuit Design. ISBN 978-0-19-511644-1.
- Fraden, Jacob (2010). Handbook of Modern Sensors: Physics, Designs, and Applications. Springer. ISBN 978-1441964656.
- Kester, Walt, ed. (2005). <u>The Data Conversion Handbook (http://www.analog.com/library/analogDi alogue/archives/39-06/data\_conversion\_handbook.html</u>). Elsevier: Newnes. <u>ISBN 978-0-7506-7841-4</u>.
- Johns, David; Martin, Ken (1997). *Analog Integrated Circuit Design*. Wiley. <u>ISBN 978-0-471-</u> 14448-9.
- Liu, Mingliang (2006). *Demystifying Switched-Capacitor Circuits*. Newnes. <u>ISBN</u> <u>978-0-7506-</u>7907-7.
- Norsworthy, Steven R.; Schreier, Richard; Temes, Gabor C. (1997). *Delta-Sigma Data Converters*. IEEE Press. ISBN 978-0-7803-1045-2.
- <u>Razavi, Behzad</u> (1995). *Principles of Data Conversion System Design*. New York, NY: IEEE Press. ISBN 978-0-7803-1093-3.
- Ndjountche, Tertulien (May 24, 2011). CMOS Analog Integrated Circuits: High-Speed and Power-Efficient Design. Boca Raton, FL: CRC Press. ISBN 978-1-4398-5491-4.
- Staller, Len (February 24, 2005). "Understanding analog to digital converter specifications" (http s://www.embedded.com/design/configurable-systems/4025078/Understanding-analog-to-digital-co nverter-specifications). Embedded Systems Design.
- Walden, R. H. (1999). "Analog-to-digital converter survey and analysis". *IEEE Journal on Selected Areas in Communications*. **17** (4): 539–550. CiteSeerX 10.1.1.352.1881 (https://citeseerx.ist.psu.e

du/viewdoc/summary?doi=10.1.1.352.1881). doi:10.1109/49.761034 (https://doi.org/10.1109%2F4 9.761034).

# **External links**

- An Introduction to Delta Sigma Converters (http://www.beis.de/Elektronik/DeltaSigma/DeltaSigma. html) A very nice overview of Delta-Sigma converter theory.
- Digital Dynamic Analysis of A/D Conversion Systems through Evaluation Software based on FFT/DFT Analysis (http://www.ieee.li/pdf/adc\_evaluation\_rf\_expo\_east\_1987.pdf) RF Expo East, 1987
- Which ADC Architecture Is Right for Your Application? (http://www.analog.com/library/analogDialo gue/archives/39-06/architecture.html) article by Walt Kester
- ADC and DAC Glossary (https://web.archive.org/web/20091124061906/http://www.maxim-ic.com/ appnotes.cfm/an\_pk/641/CMP/ELK-11) at the Wayback Machine (archived 2009-11-24) Defines commonly used technical terms
- Introduction to ADC in AVR (http://www.robotplatform.com/knowledge/ADC/adc\_tutorial.html) Analog to digital conversion with Atmel microcontrollers
- Signal processing and system aspects of time-interleaved ADCs (https://web.archive.org/web/201 20313163132/http://userver.ftw.at/~vogel/TIADC.html)
- MATLAB Simulink model of a simple ramp ADC (http://www.mathworks.com/matlabcentral/fileexch ange/55912-adc)

Retrieved from "https://en.wikipedia.org/w/index.php?title=Analog-to-digital\_converter&oldid=1235068070"